4:1 MUX
4:1MUX Design Source
module mux_4to1 (out, i0, i1, i2, i3, s1, s0);
//output,input declaration
output out;
input i0, i1, i2, i3;
input s1, s0;
//wire(net) declaration
wire n1, n0; //not gate out wire
wire a0, a1, a2, a3; //and gate out wire
//not gate
not (n1, s1);
not (n0, s0);
//and gate
and (a0, i0, n1, n0); //00
and (a1, i1, n1, s0); //01
and (a2, i2, s1, n0); //10
and (a3, i3, s1, s0); //11
//or gate
or (out, a0, a1, a2, a3);
endmodule
Schematic
Synthesis report
???
Test bench Code
module tb_mux_4to1();
//Stimulus Declaration (input)
reg IN0, IN1, IN2, IN3;
reg S1, S0;
//Response Declaration (output)
wire OUTPUT;
mux_4to1 mymux (OUTPUT, IN0, IN1, IN2, IN3, S1, S0);
//stimulus
initial begin
IN0 = 1;
IN1 = 0;
IN2 = 1;
IN3 = 0;
S1 = 0; S0 = 0;
#5 S1 = 0; S0 = 1;
#5 S1 = 1; S0 = 0;
#5 S1 = 1; S0 = 1;
end
endmodule
Simulation Result
Discussion
- Code 설명 (어떠한 동작을 하는가)
- Test bench code 설명 및 simulation 파형에 대한 설명
- Code가 의도한대로 동작하지 않았을 때의 원인 및 해결 방법
'Quality control (1) > Verilog' 카테고리의 다른 글
Verilog - Finite State Machine (FSM) / Lemming Game (0) | 2023.05.17 |
---|---|
Verilog - 4bit Ripple Carry Adder (0) | 2023.03.21 |
Verilog - Synthesis (full_adder_dataflow) / LUT / truth table (2) | 2023.03.20 |
Verilog - 8case_4true / boolean expression / schematic (0) | 2023.03.16 |
Verilog Basics - Module modeling / Test bench 실습 (0) | 2023.03.15 |